

# Digilent Basys3 FPGA Board Part 2

黃稚存 Chih-Tsun Huang

cthuang@cs.nthu.edu.tw



#### 聲明

 本課程之內容(包括但不限於教材、影片、圖片、檔案資料等), 僅供修課學生個人合理使用,非經授課教師同意,不得以任何 形式轉載、重製、散布、公開播送、出版或發行本影片內容 (例如將課程內容放置公開平台上,如 Facebook, Instagram, YouTube, Twitter, Google Drive, Dropbox 等等)。如有侵權行 為,需自負法律責任。

#### Outline

- Seven-Segment Display
- Pushbuttons & Debounce Circuit
- One-Pulse Generator
- Summary

→ Reference: Digilent Basys3<sup>™</sup> FPGA Board Reference Manual

3

# Seven-Segment Display

## Seven Segment

- Four-digit common anode (共陽)
   seven-segment LED display
- 128 possible patterns on a digit
  - Ten decimal patterns are the most useful



Source: Wikipedia





5

#### **Decimal Number Code**



#### Common Anode Circuit Node



## IO Mapping and Interface



## Control of Seven-Segment Display (1/5)

 The cathodes of similar segments on all four displays are connected to the same FPGA pins



| symbol   | Α  | В  | С  | D  | Е  | F  | G  |
|----------|----|----|----|----|----|----|----|
| FPGA pin | W7 | W6 | U8 | V8 | U5 | V5 | U7 |

## Control of Seven-Segment Display (2/5)

- 7 pins to control each 7-segment display
- 4 pins to choose which 7-segment to display
- Each device is negative enabled (low enabled)



## Control of Seven-Segment Display (3/5)

#### **{AN3 AN2 AN1 AN0}**

• Input:  $D_3 D_2 D_1 D_0 = 1110$ 

ABCDEFG = 0000001

• What is the response?



## Control of Seven-Segment Display (4/5)

#### **{AN3 AN2 AN1 AN0}**

• Input:  $D_3 D_2 D_1 D_0 = 1110$ 

ABCDEFG = 0000001

• What is the response?



## Control of Seven-Segment Display (5/5)

- Question: How to display four different numbers (e.g., 1234)?
- Solution: Time multiplexing

 $D_3$   $D_2$   $D_1$   $D_0$ 

Display '4': 1001100

Display '3': 0000110

Display '2': 0010010

Display '1': 1001111



## Timing Diagram to Scan The Four Digits

- The update (or refresh) rate should be > 45Hz
  - Or a flicker occurs
  - Typically, the four digits should be driven once every 1 to 16ms
    - Refresh frequency of ~ 1KHz to 60Hz



## Control Example (Only Partial Code Segment)

```
always @(posedge clk) begin
  case (DIGIT)
    4'b1110: begin
     value = BCD1;
     DIGIT = 4'b1101;
    end
   4'b1101: begin
     value = BCD2;
     DIGIT = 4'b1011;
    end
    4'b1011: begin
     value = BCD3;
     DIGIT = 4'b0111;
    end
    4'b0111: begin
     value = BCD0;
     DIGIT = 4'b1110;
    end
    default: begin
     value = BCD0;
     DIGIT = 4'b1110;
    end
  endcase
end
```

```
always @* begin
  case (value)
                       GFE DCBA
    4'd0: DISPLAY = 7'b100 0000;
    4'd1: DISPLAY = 7'b111 1001;
    4'd2: DISPLAY = 7'b010 0100;
   4'd3: DISPLAY = 7'b011 0000;
   4'd4: DISPLAY = 7'b001 1001;
    4'd5: DISPLAY = 7'b001 0010;
    4'd6: DISPLAY = 7'b000 0010;
    4'd7: DISPLAY = 7'b111 1000;
    4'd8: DISPLAY = 7'b000 0000;
   4'd9: DISPLAY = 7'b001 0000;
    default: DISPLAY = 7'b111 1111;
 endcase
end
```

#### Discussion

- The sample code is not necessary the best style
- Do not forget the decimal point: DP (V7)
  - Try to control it
- How about the middle "colon"?
- How about characters other than decimal digits?



#### Other Variations



## 14-Segment Display Codes



```
1234567890 .:/("*17')
0:00
RBCDEFGHIJKLMNOPQRSTUVWXYZ
RbcdEF9h;JKImnoPQrStuvwXYZ
```

#### Pushbuttons & Debounce Circuit

## Five Pushbuttons (1/2)

- Arranged in a plus-sign configuration in the demo board
- Momentary switches
  - ◆ Normally generate a low (0) output when they are at rest
  - High (1) output only when they are pressed

| Symbol | Pin |
|--------|-----|
| BTNU   | T18 |
| BTND   | U17 |
| BTNL   | W19 |
| BTNR   | T17 |
| BTNC   | U18 |



## Five Pushbuttons (2/2)



#### Switch Contact Bounce

- Pushbutton contains a metal spring
  - When it is pressed and released, the switch contact will bounce several times before stabilizing
  - A random number of unwanted signal pulses
  - They are in the µs range
  - But the FPGA is sensitive to pulses down to ns range

#### Possible Ground Bounces When Pushing A Button



#### Pushbutton Debounce



#### Verilog Code of Debounce Circuit

```
module debounce (pb debounced, pb, clk);
  output pb debounced; // output after being debounced
  input pb; // input from a pushbutton
  input clk;
  reg [3:0] shift reg; // use shift reg to filter the bounce
  always @(posedge clk)
    begin
      shift_reg[3:1] <= shift_reg[2:0];</pre>
      shift reg[0] <= pb;
    end
  assign pb_debounced = ((shift_reg == 4'b1111) ? 1'b1 : 1'b0);
endmodule
```

#### One-Pulse Generator

#### One-Pulse Generator

- When a pushbutton is pressed for a short moment
  - The time to turn on the switch is usually much longer (in ms range) than one clock period (in µs or ns range)
  - The circuit will "see" that we are supplying a string of ones as the input
- A one-pulse circuit generates only a one-clock-period-long pulse every time a pushbutton is pressed
  - Independent of the actual time period that the pushbutton was pressed



#### Block Diagram of One-Pulse Generator



#### Inputs

- pb\_debounced: debounced pushbutton signal
- clk: the same clock to the circuit
- rst: reset

#### Output

 pb\_1pulse: high for only one clock cycle when the pushbutton is pressed

#### **Block Diagram and Waveforms**

```
pb_debounced
pb_debounced_delay
~pb_debounced_delay
pb_1pulse
```



pb\_debounced pb\_1pulse clk



#### Sample Verilog Code

(Do you need the reset signal?)

```
module onepulse (pb_debounced, clk, pb_1pulse);
  input pb debounced;
  input clk;
  output pb_1pulse;
  reg pb_1pulse;
  reg pb debounced delay;
  always @(posedge clk) begin
    if (pb_debounced == 1'b1 & pb_debounced_delay == 1'b0)
      pb 1pulse <= 1'b1;</pre>
    else
      pb 1pulse <= 1'b0;</pre>
    pb_debounced_delay <= pb_debounced;</pre>
  end
endmodule
```

#### Alternative One-Pulse Generator

```
module onepulse (
  input wire rst,
  input wire clk,
  input wire pb_debounced,
 output reg pb 1pulse
  // internal registers
 reg pb_1pulse_next;
  reg pb debounced delay;
  always @* begin
    pb_1pulse_next = pb_debounced
        & ~pb debounced delay;
  end
```

```
always @(posedge clk, posedge rst)
  begin
    if (rst == 1'b1) begin
      pb_1pulse <= 1'b0;</pre>
      pb_debounced_delay <= 1'b0;</pre>
    end else begin
      pb 1pulse <= pb 1pulse next;</pre>
      pb debounced delay <= pb debounced;</pre>
    end
  end
endmodule
```

#### Simulation of One-Pulse Generator

- You may observe the timing
  - Sequential behavior:
     A DFF introduces one-cycle delay



### Summary

- Refresh rate of the 7-segment → smoothness of the display
- Every input from the pushbutton
  - Should be properly processed with the debouncing and/or one-pulse converters
  - Except the reset signal (why?)
- Again, clock rate of the debounce/on-pulse circuits → smoothness of the input response